Fixed-Point Arithmetic Unit with a Scaling Mechanism for FPGA-Based Embedded Systems
The work describes the new architecture of a fixed-point arithmetic unit. It is based on the use of integer arithmetic operations for which the information about the scale of the processed numbers is contained in the binary code of the arithmetic instruction being executed. Therefore, this approach...
Main Author: | Andrzej Przybył |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2021-05-01
|
Series: | Electronics |
Subjects: | |
Online Access: | https://www.mdpi.com/2079-9292/10/10/1164 |
Similar Items
-
Fixed-Point Arithmetic in FPGA
by: M. Bečvář, et al.
Published: (2005-01-01) -
Synthesis of arithmetic circuits : FPGA, ASIC and embedded systems /
by: 262479 Deschamps, Jean-Pierre, et al.
Published: (2006) -
Stability Estimates for an Arithmetic Functional Equation with Brzdȩk Fixed Point Approaches
by: Heejeong Koh
Published: (2023-03-01) -
Synthesis and Analysis of the Fixed-Point Hodgkin–Huxley Neuron Model
by: Valery Andreev, et al.
Published: (2020-03-01) -
Compact Fixed-Point Filter Implementation
by: Timur Karimov, et al.
Published: (2018-05-01)