Analytical models of threshold voltage and drain induced barrier lowering in junctionless cylindrical surrounding gate (JLCSG) MOSFET using stacked high-k oxide
We proposed the analytical models to analyze shifts in threshold voltage and drain induced barrier lowering (DIBL) when the stacked SiO2/high-k dielectric was used as the oxide film of Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFET. As a result of comparing the results of the presented mod...
Main Author: | Hakkee Jung |
---|---|
Format: | Article |
Language: | English |
Published: |
AIMS Press
2022-03-01
|
Series: | AIMS Electronics and Electrical Engineering |
Subjects: | |
Online Access: | https://www.aimspress.com/article/doi/10.3934/electreng.2022007?viewType=HTML |
Similar Items
-
Analysis of drain induced barrier lowering for junctionless double gate MOSFET using ferroelectric negative capacitance effect
by: Hakkee Jung
Published: (2023-01-01) -
Analytical Model of Subthreshold Swing for Junctionless Double Gate MOSFET Using Ferroelectric Negative Capacitance Effect
by: Hakkee Jung
Published: (2023-01-01) -
Fabrication and Characterization of Stacked Poly-Si Nanosheet With Gate-All-Around and Multi-Gate Junctionless Field Effect Transistors
by: Meng-Ju Tsai, et al.
Published: (2019-01-01) -
Performance Comparison of Stacked Dual-Metal Gate Engineered Cylindrical Surrounding Double-Gate MOSFET
by: Abha Dargar, et al.
Published: (2021-02-01) -
Analysis of Drain-Induced Barrier Lowering for Gate-All-Around FET with Ferroelectric
by: Hakkee Jung
Published: (2024-03-01)