The effect of annealing temperature on the characterization and electrical characteristics of NiO/PVC gate dielectric ‎

The thickness of silicon oxide gate dielectric for field effect transistors is 1 to 2 nm. Therefore, reducing the thickness of gate to 1 nm for future products will increase the tunelling and leakage currents. The hybrid nano composites are good candidates as dielectric gates with high dielectric co...

Full description

Bibliographic Details
Main Author: A Hayati
Format: Article
Language:English
Published: Isfahan University of Technology 2021-08-01
Series:Iranian Journal of Physics Research
Subjects:
Online Access:http://ijpr.iut.ac.ir/article_1708_7432a5334c6c7b161d1af7882d5838a3.pdf
Description
Summary:The thickness of silicon oxide gate dielectric for field effect transistors is 1 to 2 nm. Therefore, reducing the thickness of gate to 1 nm for future products will increase the tunelling and leakage currents. The hybrid nano composites are good candidates as dielectric gates with high dielectric constant, wide band gap, and in thermal equilibrium in contact with silicon substrate. In the present work, we synthesized NiO/PVC hybrids as suitable dielectric materials by sol-gel method and tried to test the loss weight of samples against heat by using the thermogravimetric analysis (TGA) and its derivative. To measure the mobility, dielectric constant and conductivity of the samples at different annealing temperatures, we used A132GPS to calculate the activation energy in the logarithmic diagram in terms of temperature inverse. Results show that NiO/PVC:2 has less leakage current due to higher dielectric constant. The behavior of these samples is roughly the same rise up to 400 K. Differences between samples occur at higher temperatures so that the NiO/PVC:2 sample has a higher mobility at temperatures above 400 K.
ISSN:1682-6957
2345-3664