Task Mapping and Scheduling on RISC-V MIMD Processor With Vector Accelerator Using Model-Based Parallelization

In this paper, we propose a model-based workflow to generate parallel code on a multiple instruction stream, multiple data stream (MIMD) processor with vector accelerator (MIMDV) from a Simulink model. Solving data- and task-parallelism is crucial during this process. For data parallelism, a RISC-V...

Celý popis

Podrobná bibliografie
Hlavní autoři: Shanwen Wu, Satoshi Kumano, Kei Marume, Masato Edahiro
Médium: Článek
Jazyk:English
Vydáno: IEEE 2024-01-01
Edice:IEEE Access
Témata:
On-line přístup:https://ieeexplore.ieee.org/document/10460525/