A Design of 44.1 fJ/Conv-Step 12-Bit 80 ms/s Time Interleaved Hybrid Type SAR ADC With Redundancy Capacitor and On-Chip Time-Skew Calibration
A 12-bit 80 MS/s hybrid type analog-to-digital converter (ADC) for high sampling speed and low power applications is presented in this paper. It has a subranging architecture with a front end of 6-bit Flash ADC with five channels of 6-bit time interleaved synchronous Successive Approximation Registe...
Main Authors: | Deeksha Verma, Behnam S. Rikan, Khuram Shehzad, Sung Jin Kim, Danial Khan, Venkatesh Kommangunta, Syed Adil Ali Shah, Younggun Pu, Sang-Sun Yoo, Keum Cheol Hwang, Youngoo Yang, Kang-Yoon Lee |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2021-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9548087/ |
Similar Items
-
Timing-Skew Calibration Techniques in Time-Interleaved ADCs
by: Mingyang Gu, et al.
Published: (2025-01-01) -
A Background Correlation-Based Timing Skew Estimation Method for Time-Interleaved ADCs
by: Xin Li, et al.
Published: (2021-01-01) -
Interchannel Mismatch Calibration Techniques for Time-Interleaved SAR ADCs
by: Mojtaba Bagheri, et al.
Published: (2021-01-01) -
Novel Multi-Stage Feedback Technique for Time Skew Calibration in Time-Interleaved ADCs
by: Min Hu, et al.
Published: (2024-01-01) -
Enabling Fine Sample Rate Settings in DSOs with Time-Interleaved ADCs
by: Mauro D’Arco, et al.
Published: (2021-12-01)