An 18.39 fJ/Conversion-Step 1-MS/s 12-bit SAR ADC With Non-Binary Multiple-LSB-Redundant and Non-Integer-and-Split-Capacitor DAC
A low-power 12-bit successive approximation register (SAR) analog-to-digital converter (ADC) with split-capacitor, nonbinary-weighted, and multiple-least-significant-bit (LSB)-redundant capacitor digital-to-analog converters (CDACs) is proposed. The proposed SAR ADC with nonbinary-weighted and multi...
Main Authors: | Hsuan-Lun Kuo, Chih-Wen Lu, Poki Chen |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2021-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9312602/ |
Similar Items
-
A 12-Bit 50 MS/s Split-CDAC-Based SAR ADC Integrating Input Programmable Gain Amplifier and Reference Voltage Buffer
by: Zhuofan Xu, et al.
Published: (2022-06-01) -
Low-Power Switching Scheme with Quarter Reference Voltage Sources for SAR ADCs
by: Hyun-Yeop Lee, et al.
Published: (2022-03-01) -
A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing
by: Cheng Wang, et al.
Published: (2023-09-01) -
A 6.94-fJ/Conversion-Step 12-bit 100-MS/s Asynchronous SAR ADC Exploiting Split-CDAC in 65-nm CMOS
by: Manxin Li, et al.
Published: (2021-01-01) -
A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
by: Deeksha Verma, et al.
Published: (2020-07-01)