Power Optimization For Multi-Core Memory Controller Using Intelligent Clock Gating Technique
The demand for low-power digital systems is increasing daily, especially for the multi-core design on SoC. Different IP cores of the existing multi-core memory controller need to communicate to achieve specific tasks on the same die. The system clock toggles each synchronous part of the multi-core m...
主要な著者: | NOAMI Ahmed, KUMAR PRADEEP Boya, SEKHAR PAIDIMARRY Chandra |
---|---|
フォーマット: | 論文 |
言語: | English |
出版事項: |
Editura Universităţii din Oradea
2022-10-01
|
シリーズ: | Journal of Electrical and Electronics Engineering |
主題: | |
オンライン・アクセス: | http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V15_N2_OCT_2022/NOAMI_JEEE.pdf |
類似資料
-
Clock at the Core of Cancer Development
著者:: Sonal A. Patel, 等
出版事項: (2021-02-01) -
A power-efficient pipeline based clock gating FIFO for a dual ported memory array
著者:: S. Dhanasekar, 等
出版事項: (2023-04-01) -
Implementation of Clock Gating for Power Optimizing in Synchronous Design
著者:: Hussein Shakor Mogheer, 等
出版事項: (2018-09-01) -
PPARG stimulation restored lung mRNA expression of core clock, inflammation‐ and metabolism‐related genes disrupted by reversed feeding in male mice
著者:: Oksana Shlykova, 等
出版事項: (2023-09-01) -
A design of the universal color-space converter IP-cores based on field - programmalle gate array
著者:: Van Nghia Tran
出版事項: (2017-03-01)