An Integrated Digital System Design Framework With On-Chip Functional Verification and Performance Evaluation
This paper introduces a design and on-chip verification framework for IPCores in FPGA platforms. The methodology of the proposed framework is based on the development of a high level software model, an HDL description of the IPCore and the verification of the system under test by the Autotest Core,...
Main Authors: | German Cano-Quiveu, Paulino Ruiz-De-Clavijo-Vazquez, Manuel J. Bellido-Diaz, David Guerrero-Martos, Julian Viejo-Cortes, Jorge Juan-Chico |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2021-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9632568/ |
Similar Items
-
Embedded LUKS (E-LUKS): A Hardware Solution to IoT Security
by: German Cano-Quiveu, et al.
Published: (2021-12-01) -
Cost-Effective Network Reordering Using FPGA
by: Vinh Quoc Hoang, et al.
Published: (2023-01-01) -
Dracon: An Open-Hardware Based Platform for Single-Chip Low-Cost Reconfigurable IoT Devices
by: Luis Parrilla, et al.
Published: (2022-07-01) -
High-Performance Time Server Core for FPGA System-on-Chip
by: Julian Viejo, et al.
Published: (2019-05-01) -
A PUF-based cryptographic security solution for IoT systems on chip
by: Alexandra Balan, et al.
Published: (2020-11-01)