A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer
This research paper deals with design and implementation of low power 8-bit arithmetic logic units. The main part of power consumption is consumed in ALU in any processor. Therefore, reducing power dissipation in ALU should be requiring. The proposed technique disabled one of the main block of ALU...
Main Author: | |
---|---|
Format: | Article |
Language: | English |
Published: |
University of Diyala
2018-06-01
|
Series: | Diyala Journal of Engineering Sciences |
Subjects: | |
Online Access: | https://djes.info/index.php/djes/article/view/154 |
_version_ | 1811183146926866432 |
---|---|
author | Hussein Shakor Moghee |
author_facet | Hussein Shakor Moghee |
author_sort | Hussein Shakor Moghee |
collection | DOAJ |
description |
This research paper deals with design and implementation of low power 8-bit arithmetic logic units. The main part of power consumption is consumed in ALU in any processor. Therefore, reducing power dissipation in ALU should be requiring. The proposed technique disabled one of the main block of ALU using tri-state logic which is not necessary to use, except the required
processes. In this work, the suggested design is realized by using ASIC methodologies. In order to implement the arithmetic and logic architectures, 130 nm standard cell libraries are used for ASIC execution. The architecture of the design has been created using Verilog HDL language. In addition, it is simulated using ModelSim-Altera 10.3c (Quartus II 14.1) tools. By using tri-state technique, dynamic power and total power are decreased
|
first_indexed | 2024-04-11T09:41:53Z |
format | Article |
id | doaj.art-3a1d44f70c5b41b2b28f8538c3176654 |
institution | Directory Open Access Journal |
issn | 1999-8716 2616-6909 |
language | English |
last_indexed | 2024-04-11T09:41:53Z |
publishDate | 2018-06-01 |
publisher | University of Diyala |
record_format | Article |
series | Diyala Journal of Engineering Sciences |
spelling | doaj.art-3a1d44f70c5b41b2b28f8538c31766542022-12-22T04:31:10ZengUniversity of DiyalaDiyala Journal of Engineering Sciences1999-87162616-69092018-06-0111210.24237/djes.2018.11208A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State BufferHussein Shakor Moghee0Department of Communication Engineering, Engineering College, University of Diyala This research paper deals with design and implementation of low power 8-bit arithmetic logic units. The main part of power consumption is consumed in ALU in any processor. Therefore, reducing power dissipation in ALU should be requiring. The proposed technique disabled one of the main block of ALU using tri-state logic which is not necessary to use, except the required processes. In this work, the suggested design is realized by using ASIC methodologies. In order to implement the arithmetic and logic architectures, 130 nm standard cell libraries are used for ASIC execution. The architecture of the design has been created using Verilog HDL language. In addition, it is simulated using ModelSim-Altera 10.3c (Quartus II 14.1) tools. By using tri-state technique, dynamic power and total power are decreased https://djes.info/index.php/djes/article/view/154ALUTri-state logicDynamic power consumption |
spellingShingle | Hussein Shakor Moghee A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer Diyala Journal of Engineering Sciences ALU Tri-state logic Dynamic power consumption |
title | A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer |
title_full | A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer |
title_fullStr | A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer |
title_full_unstemmed | A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer |
title_short | A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer |
title_sort | new technology for reducing power consumption in synchronous digital design using tri state buffer |
topic | ALU Tri-state logic Dynamic power consumption |
url | https://djes.info/index.php/djes/article/view/154 |
work_keys_str_mv | AT husseinshakormoghee anewtechnologyforreducingpowerconsumptioninsynchronousdigitaldesignusingtristatebuffer AT husseinshakormoghee newtechnologyforreducingpowerconsumptioninsynchronousdigitaldesignusingtristatebuffer |