A New Technology for Reducing Power Consumption in Synchronous Digital Design Using Tri-State Buffer
This research paper deals with design and implementation of low power 8-bit arithmetic logic units. The main part of power consumption is consumed in ALU in any processor. Therefore, reducing power dissipation in ALU should be requiring. The proposed technique disabled one of the main block of ALU...
Main Author: | Hussein Shakor Moghee |
---|---|
Format: | Article |
Language: | English |
Published: |
University of Diyala
2018-06-01
|
Series: | Diyala Journal of Engineering Sciences |
Subjects: | |
Online Access: | https://djes.info/index.php/djes/article/view/154 |
Similar Items
-
CMOS Technology for Increasing Efficiency of Clock Gating Techniques Using Tri-State Buffer
by: Maan HAMEED, et al.
Published: (2016-01-01) -
A low power design using FinFET based adiabatic switching principle: Application to 16-Bit arithmetic logic unit
by: Reginald H. Vanlalchaka, et al.
Published: (2023-04-01) -
Tri-Closed Sets In Tri-Topological Spaces
by: L Jeyasudha, et al.
Published: (2023-01-01) -
A New Technology for Reducing Dynamic Power Consumption in 8-Bit ALU Design
by: Ahmed Lateef Hameed, et al.
Published: (2022-12-01) -
Tri11, tri3, and tri4 genes are required for trichodermin biosynthesis of Trichoderma brevicompactum
by: Xuping Shentu, et al.
Published: (2018-04-01)