Low-power design-for-test implementation on phase-locked loop design
Low-power design for test is the need of the hour for any system-on-chip designer. The low-power design techniques have been a major challenge to both the designer as well as the testing engineer. With so many advancements in low-power technology in the phase of register transfer logic design, funct...
Main Authors: | Avinash Yadlapati, Hari Kishore Kakarla |
---|---|
Format: | Article |
Language: | English |
Published: |
SAGE Publishing
2019-09-01
|
Series: | Measurement + Control |
Online Access: | https://doi.org/10.1177/0020294019858089 |
Similar Items
-
Optimization of Low Power Phase-Locked Loop Design
by: DIARY Sulaiman
Published: (2020-05-01) -
Design of Efficient Phase Locked Loop for Low Power Applications
by: Chandra Keerthi Pothina, et al.
Published: (2023-03-01) -
Design and Implementation of an RTK-Based Vector Phase Locked Loop
by: Ahmad Shafaati, et al.
Published: (2018-03-01) -
Low Voltage and Low Power Front Panel Design for 12 Lead ECG
by: Udari Gnaneshwara Chary, et al.
Published: (2022-01-01) -
Design of low power fractional-N phase locked loop for FMCW radar application
by: Liu, Supeng
Published: (2016)