A 12 bit 76MS/s SAR ADC with a Capacitor Merged Technique in 0.18µm CMOS Technology
A new high-resolution and high-speed fully differential Successive Approximation Register (SAR) Analog to Digital Converter (ADC) based on Capacitor Merged Technique is presented in this paper. The main purposes of the proposed idea are to achieve high-resolution and high-speed SAR ADC simultaneousl...
Main Author: | S. Mahdavi |
---|---|
Format: | Article |
Language: | English |
Published: |
Shahid Rajaee Teacher Training University
2017-07-01
|
Series: | Journal of Electrical and Computer Engineering Innovations |
Subjects: | |
Online Access: | https://jecei.sru.ac.ir/article_693_55ae64050e3810aa5610ae0d6963c627.pdf |
Similar Items
-
Design of a 12-Bit SAR ADC with Calibration Technology
by: Deming Wang, et al.
Published: (2024-01-01) -
A 12-bit 1.1GS/s Pipelined-SAR ADC With Adaptive Inter-Stage Redundancy in 28 nm CMOS
by: Xianshan Wen, et al.
Published: (2024-01-01) -
8-bit CMOS asynchronous dynamic reference ADC
by: Ng, Xiang Yang
Published: (2024) -
A Three-Step Tapered Bit Period SAR ADC Using Area-Efficient Clock Generation
by: Hyein Kang, et al.
Published: (2023-04-01) -
A 28 nm CMOS 10 bit 100 MS/s Asynchronous SAR ADC with Low-Power Switching Procedure and Timing-Protection Scheme
by: Fang Tang, et al.
Published: (2021-11-01)