Area Optimized Synthesis of Compressor Trees on Xilinx FPGAs Using Generalized Parallel Counters
Early compressor trees based on carry-save adders and single-column parallel counters show good performance in ASIC design, but do not adapt well to modern field-programmable gate arrays (FPGAs). Recently, compressor trees built from generalized parallel counters (GPCs) were synthesized on FPGAs to...
Main Authors: | Yuelai Yuan, Le Tu, Kan Huang, Xiaoqiang Zhang, Tiejun Zhang, Dihu Chen, Zixin Wang |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2019-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8843959/ |
Similar Items
-
Array Multipliers for High Throughput in Xilinx FPGAs with 6-Input LUTs
by: E. George Walters
Published: (2016-09-01) -
Xilinx field programmable gate arrays (FPGAS) general-purpose board /
by: 390900 Toh, Chuen Ling
Published: (2002) -
Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation
by: V. Thamizharasan, et al.
Published: (2024-04-01) -
Reliability Analysis of ASIC Designs With Xilinx SRAM-Based FPGAs
by: Luis Alberto Aranda, et al.
Published: (2021-01-01) -
Decimal multiplication using compressor based-BCD to binary converter
by: Sasidhar Mukkamala, et al.
Published: (2018-02-01)