Efficient BinDCT hardware architecture exploration and implementation on FPGA
This paper presents a hardware module design for the forward Binary Discrete Cosine Transform (BinDCT) and its implementation on a field programmable gate array device. Different architectures of the BinDCT module were explored to ensure the maximum efficiency. The elaboration of these architectures...
Main Authors: | Abdessalem Ben Abdelali, Ichraf Chatti, Marwa Hannachi, Abdellatif Mtibaa |
---|---|
Format: | Article |
Language: | English |
Published: |
Elsevier
2016-11-01
|
Series: | Journal of Advanced Research |
Subjects: | |
Online Access: | http://www.sciencedirect.com/science/article/pii/S2090123216300704 |
Similar Items
-
Fast DCT-I, DCT-III, and DCT-IV via Moments
by: G. Y. Wang, et al.
Published: (2005-07-01) -
Parallel image resizing in DCT domain using multi-core processor /
by: Lee, Si Long, 1983-, et al.
Published: (2012) -
Parallel image resizing in DCT domain using multi-core processor [electronic resource] /
by: Lee, Si Long, 1983-, et al.
Published: (2012) -
Digital Watermarking in Color Image Based On Joint Between DCT and DWT
by: Jasim Mohammed Salih Ismail
Published: (2017-06-01) -
Ultrasound Image Filtering and Reconstruction Using DCT/IDCT Filter Structure
by: Barmak Honarvar Shakibaei Asli, et al.
Published: (2020-01-01)