Design of a high-performance and dynamic reconfigurable SPI IP core with master and slave mode
To meet the flexible configuration requirements of serial peripheral interface(SPI) in the System-on-a-Chip(SoC), the SPI IP core which can be configured as a master or slave with four date transfer modes and seven clock transmission rates is designed. The SPI IP core through the state machine contr...
Main Authors: | Wei Pengbo, Zhang Cunde, Huang Xiang, Yu Zhiguo, GU Xiaofeng |
---|---|
Format: | Article |
Language: | zho |
Published: |
National Computer System Engineering Research Institute of China
2018-03-01
|
Series: | Dianzi Jishu Yingyong |
Subjects: | |
Online Access: | http://www.chinaaet.com/article/3000078548 |
Similar Items
-
Hegel’s Master and Slave Dialectic Yesterday, Today, and Tomorrow
by: Oxana Timofeeva, et al.
Published: (2017-06-01) -
The Master-Slave Binary Opposition in African Fiction: An Advocacy of Slave Rebellion in André Brink’s An Instant in the Wind (2008)
by: Souleymane TUO
Published: (2022-12-01) -
Accuracy Improvement of Master–Slave Synchronization in EtherCAT Networks
by: Sung-Mun Park, et al.
Published: (2020-01-01) -
Multi-Mode Master-Slave Control Approach for More Modular and Reconfigurable Hybrid Microgrids
by: Diego S. D'antonio, et al.
Published: (2023-01-01) -
A clock domain crossing multi-master-slave lightweight on-chip bus based on OCP
by: Zhao Jiahe, et al.
Published: (2023-02-01)