A Technique to Improve the Performance of an NPN HBT on Thin-Film SOI
The performance of an npn SiGe HBT on thin-film silicon on insulator (SOI) is investigated using 2-D numerical simulation. A technique of using N+ buried layer has been presented to improve the performance of an SiGe HBT on thin-film SOI. The tradeoff in the performance of HBT has been observed and...
Main Authors: | Prasanna Kumar Misra, S. Qureshi |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2013-01-01
|
Series: | IEEE Journal of the Electron Devices Society |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/6482578/ |
Similar Items
-
Sub-THz and THz SiGe HBT Electrical Compact Modeling
by: Bishwadeep Saha, et al.
Published: (2021-06-01) -
The Inflection Point of Single Event Transient in SiGe HBT at a Cryogenic Temperature
by: Xiaoyu Pan, et al.
Published: (2023-01-01) -
Wideband SiGe-HBT Low-Noise Amplifier with Resistive Feedback and Shunt Peaking
by: Ickhyun Song, et al.
Published: (2023-07-01) -
Distributed Small-Signal Equivalent Circuit Model and Parameter Extraction for SiGe HBT
by: Yabin Sun, et al.
Published: (2019-01-01) -
A 20–44 GHz Wideband LNA Design Using the SiGe Technology for 5G Millimeter-Wave Applications
by: Warsha Balani, et al.
Published: (2021-12-01)