High-Temperature Annealing Effects on Atomically Thin Tungsten Diselenide Field-Effect Transistor

Two-dimensional (2D) material-based devices are expected to operate under high temperatures induced by Joule heating and environmental conditions when integrated into compact integrated circuits for practical applications. However, the behavior of these materials at high operating temperatures is ob...

Full description

Bibliographic Details
Main Authors: Muhammad Atif Khan, Muhammad Qasim Mehmood, Yehia Massoud
Format: Article
Language:English
Published: MDPI AG 2022-08-01
Series:Applied Sciences
Subjects:
Online Access:https://www.mdpi.com/2076-3417/12/16/8119
Description
Summary:Two-dimensional (2D) material-based devices are expected to operate under high temperatures induced by Joule heating and environmental conditions when integrated into compact integrated circuits for practical applications. However, the behavior of these materials at high operating temperatures is obscure as most studies emphasize only room temperature or low-temperature operation. Here, the high-temperature electrical response of the tungsten diselenide (WSe<sub>2</sub>) field-effect transistor was studied. It is revealed that 350 K is the optimal annealing temperature for the WSe<sub>2</sub> transistor, and annealing at this temperature improves on-current, field-effect mobility and on/off ratio around three times. Annealing beyond this temperature (360 K to 670 K) adversely affects the device performance attributed to the partial oxidation of WSe<sub>2</sub> at higher temperatures. An increase in hysteresis also confirms the formation of new traps as the device is annealed beyond 350 K. These findings explicate the thermal stability of WSe<sub>2</sub> and can help design 2D materials-based durable devices for high-temperature practical applications.
ISSN:2076-3417