Longest Path Selection Based on Path Identifiers
A small delay defect adds a small extra delay to the propagation time of a signal through a gate or line. Small delay defects can occur during fabrication or during the lifetime of a chip. When a path with small delay defects has a delay that exceeds its permissible value based on the clock period,...
Main Author: | Irith Pomeranz |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10412039/ |
Similar Items
-
Weak and Strong Non-Robust Tests for Functionally Possible Path Delay Faults
by: Irith Pomeranz
Published: (2024-01-01) -
Functionally-Possible Subcircuit-Based Tests for Path Delay Faults
by: Irith Pomeranz
Published: (2025-01-01) -
Design of clock control block for DFT
by: Shylashree N, et al.
Published: (2024-06-01) -
Effect of Initial State of Air-launch on Payload of Launch Vehicle
by: CAI Hengyu, et al.
Published: (2020-04-01) -
Rolling Mechanism of Launch Vehicle during the Prelaunch Phase in Sea Launch
by: Deng Wang, et al.
Published: (2024-05-01)