Design of IP Core of Signal Generator of Pseudo-random Sequence Based on Nios II
The paper put forward a design method of IP core of signal generator of pseudo-random sequence according to Avalon bus specification of Nios II embedded system, and introduced hardware and software designs of the IP core in details. The method uses collaborative design of software and hardware of cu...
Main Authors: | ZHENG Gong-ming, SHEN Yuan-yua |
---|---|
Format: | Article |
Language: | zho |
Published: |
Editorial Department of Industry and Mine Automation
2011-02-01
|
Series: | Gong-kuang zidonghua |
Subjects: | |
Online Access: | http://www.gkzdh.cn/article/id/2449 |
Similar Items
-
Multichannel ARINC429 bus test system based on FPGA
by: Sun Ao, et al.
Published: (2023-01-01) -
Nanostructure NiO films prepared by PLD and their optoelectronic properties
by: Doaa Jbaier, et al.
Published: (2015-06-01) -
Combined Pseudo-Random Sequence Generator for Cybersecurity
by: Volodymyr Maksymovych, et al.
Published: (2022-12-01) -
Securing IP Cores for DSP Applications Using Structural Obfuscation and Chromosomal DNA Impression
by: Anirban Sengupta, et al.
Published: (2022-01-01) -
Studies of the Solvent-Free Knoevenagel Condensation over Commercial NiO compared with NiO Drived from Hydrotalcites
by: Nadia Aider, et al.
Published: (2023-07-01)