FPGA Implementation of ECG Signal Processing for Use in a Neonatal Heart Rate Monitoring System
A field-programmable gate array (FPGA) based system for digital filtering in a neonatal heart rate monitoring system is presented. The system employs electric potential sensors (EPS) and contains a single hardware filter stage for antialiasing. The remaining digital signal processing required to pro...
Main Authors: | Henry Dore, Rodrigo Aviles-Espinosa, Elizabeth Rendon-Morales |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2022-11-01
|
Series: | Engineering Proceedings |
Subjects: | |
Online Access: | https://www.mdpi.com/2673-4591/27/1/70 |
Similar Items
-
HEART RATE COMPUTATION IMPLEMENTED ON FIELD PROGRAMMABLE GATE ARRAY BOARD
by: Ivanna K. Timotius
Published: (2010-04-01) -
High Level Implementation Methodologies of DSP Module using FPGA and System Generator
by: Majid S. Naghmash, et al.
Published: (2016-02-01) -
IR detection module with integrated real-time FIR filter implemented in FPGA
by: Krzysztof Achtenberg, et al.
Published: (2024-03-01) -
IR detection module with integrated real-time FIR filter implemented in FPGA
by: Krzysztof Achtenberg, et al.
Published: (2024-03-01) -
A Low-Latency, Low-Power FPGA Implementation of ECG Signal Characterization Using Hermite Polynomials
by: Madhav P. Desai, et al.
Published: (2021-09-01)