Area Efficient Computing-in-Memory Architecture Using STT/SOT Hybrid Three Level Cell
Spintronic-based computing-in-memory (CiM) architecture has emerged as one of the efficient solutions to counter the latency/bandwidth bottleneck of conventional von-Neumann architecture. However, computation within a small area while achieving low power consumption still remains a challe...
Main Authors: | Seema Dhull, Arshid Nisar, Rakesh Bhat, Brajesh Kumar Kaushik |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2022-01-01
|
Series: | IEEE Open Journal of Nanotechnology |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/9756330/ |
Similar Items
-
Smart Logic-in-Memory Architecture for Low-Power Non-Von Neumann Computing
by: Tommaso Zanotti, et al.
Published: (2020-01-01) -
Novel Radiation Hardened SOT-MRAM Read Circuit for Multi-Node Upset Tolerance
by: Alok Kumar Shukla, et al.
Published: (2022-01-01) -
Hybrid Spintronics/CMOS Logic Circuits Using All-Optical-Enabled Magnetic Tunnel Junction
by: Surya Narain Dikshit, et al.
Published: (2022-01-01) -
Design and Analysis of Full Adder Using 0.6 Micron CMOS Technology
by: Lee Chen Fei, et al.
Published: (2023-02-01) -
Domain-Specific STT-MRAM-Based In-Memory Computing: A Survey
by: Alaba Yusuf, et al.
Published: (2024-01-01)