Sharing of Topped-Off Compressed Test Sets Among Logic Blocks
Test data compression implies that a compressed test set is stored on a tester, and an on-chip decompression logic produces tests that can be applied to the circuit from compressed tests. Test data compression is used for reducing the test data volume and test application time. In a design that cons...
Main Author: | Irith Pomeranz |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10493003/ |
Similar Items
-
Storage and Counter Based Logic Built-In Self-Test
by: Irith Pomeranz
Published: (2023-01-01) -
New Programmable LFSR Counters with Automatic Encoding and State Extension
by: Martin Grymel
Published: (2024-01-01) -
Simultaneous Audio Encryption and Compression Using Parallel Compressive Sensing and Modified Toeplitz Measurement Matrix
by: Changchun Cai, et al.
Published: (2021-11-01) -
A Novel Clock Gating Approach for the Design of Low-Power Linear Feedback Shift Registers
by: Gianluca Giustolisi, et al.
Published: (2022-01-01) -
Longest Path Selection Based on Path Identifiers
by: Irith Pomeranz
Published: (2024-01-01)