A Silicon Biristor With Reduced Operating Voltage: Proposal and Analysis
In this paper, using 2-D simulations, we report a silicon biristor with reduced operating voltage using the surface accumulation layer transistor (SALTran) concept. The electrical characteristics of the proposed SALTran biristor are simulated and compared with that of a conventional silicon biristor...
Main Authors: | Mamidala Jagadesh Kumar, M. Maheedhar, P. P. Varma |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2015-01-01
|
Series: | IEEE Journal of the Electron Devices Society |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/6994257/ |
Similar Items
-
Junctionless Biristor: A Bistable Resistor Without Chemically Doped P-N Junctions
by: Mamidala Jagadesh Kumar, et al.
Published: (2015-01-01) -
Temperature-Dependent Electrical Characteristics of Silicon Biristor
by: Eunseong Kim, et al.
Published: (2023-11-01) -
Gateless and Capacitorless Germanium Biristor with a Vertical Pillar Structure
by: Hagyoul Bae, et al.
Published: (2021-07-01) -
Voltage-Controlled Floating Resistor Using DDCC
by: M. Kumngern, et al.
Published: (2011-04-01) -
Si1−xGex nanowire based metal‐semiconductor‐metal Schottky biristor: Design and sensitivity analysis
by: Shaleen Nr, et al.
Published: (2021-11-01)