Exploring Adaptive Cache for Reconfigurable VLIW Processor
In this paper, we focus on a very long instruction word (VLIW) processor design that “shares” its cache blocks when switching to different performance modes to alleviate the aforementioned cold starts. The switching trigger cache resizing operations and improper use can lead to...
Main Authors: | Sensen Hu, Jing Haung |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2019-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8725889/ |
Similar Items
-
Design of the distributed Cache for reconfigurable array processor
by: Jiang Lin, et al.
Published: (2018-12-01) -
Decision Tree-Based Adaptive Reconfigurable Cache Scheme
by: Wei Zhu, et al.
Published: (2021-06-01) -
ADAPTIVE FUZZY CACHING ALGORITHM FOR PROXY SERVERS
by: Alexander Igorevich Zhukov
Published: (2018-07-01) -
Cache Partitioning and Caching Strategies for Device-to-Device Caching Systems
by: Minjoong Rim, et al.
Published: (2021-01-01) -
C3C: A New Static Content-Based Three-Level Web Cache
by: Thanh Trinh, et al.
Published: (2019-01-01)