Leveraging latency-insensitivity to ease multiple FPGA design

Traditionally, hardware designs partitioned across multiple FPGAs have had low performance due to the inefficiency of maintaining cycle-by-cycle timing among discrete FPGAs. In this paper, we present a mechanism by which complex designs may be efficiently and automatically partitioned among multiple...

Full description

Bibliographic Details
Main Authors: Fleming, Kermin Elliott, Pellauer, Michael, Arvind, Arvind, Emer, Joel S
Other Authors: Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory
Format: Article
Language:English
Published: Association for Computing Machinery (ACM) 2019
Online Access:https://hdl.handle.net/1721.1/121446