Discrete-time, cyclostationary phase-locked loop model for jitter analysis

Timing jitter is one of the most significant phase-locked loop characteristics, with high impact on performance in a range of applications. It is, therefore, important to develop the tools necessary to study and predict PLL jitter performance at design time. In this paper a discrete-time, linear, cy...

Full description

Bibliographic Details
Main Authors: Vamvakos, Socrates D., Stojanovic, Vladimir Marko, Nikolic, Borivoje
Other Authors: Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science
Format: Article
Language:en_US
Published: Institute of Electrical and Electronics Engineers (IEEE) 2012
Online Access:http://hdl.handle.net/1721.1/74124