An area efficient 1024-point low power radix-22 FFT processor with feed-forward multiple delay commutators
Radix-2k delay feed-back and radix-K delay commutator are the most well-known pipeline architecture for FFT design. This paper proposes a novel radix-22 multiple delay commutator architecture utilizing the advantages of the radix-22 algorithm, such as simple butterflies and less memory requirement....
Main Authors: | Le Ba, Ngoc, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Journal Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/105819 http://hdl.handle.net/10220/48771 http://dx.doi.org/10.1109/TCSI.2018.2831007 |
Similar Items
-
An Ultra-Area-Efficient 1024-Point In-Memory FFT Processor
by: Hasan Erdem Yantir, et al.
Published: (2019-07-01) -
A Flexible-Channel MDF Architecture for Pipelined Radix-2 FFT
by: Xiao Zhou, et al.
Published: (2023-01-01) -
Efficient FPGA Implementation of High-Throughput Mixed Radix Multipath Delay Commutator FFT Processor for MIMO-OFDM
by: DALI, M., et al.
Published: (2017-02-01) -
A RADIX-4/8/SPLIT RADIX FFT WITH REDUCED ARITHMETIC COMPLEXITY ALGORITHM
by: Shaik Qadeer, et al.
Published: (2012-03-01) -
Fast Radix-32 Approximate DFTs for 1024-Beam Digital RF Beamforming
by: Arjuna Madanayake, et al.
Published: (2020-01-01)