An area efficient 1024-point low power radix-22 FFT processor with feed-forward multiple delay commutators
Radix-2k delay feed-back and radix-K delay commutator are the most well-known pipeline architecture for FFT design. This paper proposes a novel radix-22 multiple delay commutator architecture utilizing the advantages of the radix-22 algorithm, such as simple butterflies and less memory requirement....
Main Authors: | Le Ba, Ngoc, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Journal Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/105819 http://hdl.handle.net/10220/48771 http://dx.doi.org/10.1109/TCSI.2018.2831007 |
Similar Items
-
A Precorrected-FFT Method for Coupled Electrostatic-Stokes Flow Problem
by: Nguyen, Ngoc Son, et al.
Published: (2005) -
Fast fourier transform processor implementation for high inputs on field programmable gates array
by: Ali Abbas, Zaid
Published: (2018) -
Computation of electromagnetic fields scattered from objects with uncertain shapes using multilevel Monte Carlo method
by: Litvinenko, Alexander, et al.
Published: (2020) -
Design and implementation of real data fast fourier transform processor on field programmable gates array
by: Ahmed, Mohammed Kassim
Published: (2015) -
Delay-universal channel coding with feedback
by: Md. Noor-A-Rahim, et al.
Published: (2018)