A formal methodology for verifying side-channel vulnerabilities in cache architectures
Security-aware CPU caches have been designed to mitigate side-channel attacks and prevent information leakage. How to validate the effectiveness of these designs remains an unsolved problem. Prior works assess the security of architectures empirically without a formal guarantee, making the evaluatio...
Main Authors: | Jiang, Ke, Zhang, Tianwei, Sanan, David, Zhao, Yongwang, Liu, Yang |
---|---|
Other Authors: | School of Computer Science and Engineering |
Format: | Conference Paper |
Language: | English |
Published: |
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/165417 |
Similar Items
-
Cache refinement type for side-channel detection of cryptographic software
by: Jiang, Ke, et al.
Published: (2023) -
Exploring integrity of AEADs with faults: definitions and constructions
by: Saha, Sayandeep, et al.
Published: (2023) -
The curse of class imbalance and conflicting metrics with machine learning for side-channel evaluations
by: Picek, Stjepan, et al.
Published: (2022) -
Mercury: an automated remote side-channel attack to Nvidia deep learning accelerator
by: Yan, Xiaobei, et al.
Published: (2023) -
CC meets FIPS : a hybrid test methodology for first order side channel analysis
by: Roy, Debapriya Basu, et al.
Published: (2020)