Process integration issues in the development of 0.18um 1.8v LP SRAM using local interconnect
This dissertation presents the development issues encountered during the present development of 0.18um LP (low-power) SRAM in Chartered Semiconductor Manufacturing Lid. All integration issues are explained with data and cross-sectional scanning electron micrographs for better explanation
Main Author: | Lal, Manni |
---|---|
Other Authors: | Lau, Wai Shing |
Format: | Thesis |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4553 |
Similar Items
-
A 1.8v 10-Bit 100ms/S Fully Differential Pipelined Adc In Cmos 0.18um Process Technology
by: Khoo , Boon Hee
Published: (2017) -
0.18 um CMOS Power Amplifier for 2.45 GHz IoT Application
by: Ang, Wei Keat
Published: (2018) -
0.18 um DRAM product electrical failure analysis for prediction of physical defects
by: Tej Bahadur Megh Raj.
Published: (2008) -
Phase-locked loop for low frequency application using 0.18um CMOS technology
by: Zhang, Yao.
Published: (2009) -
Design of a low voltage 0.18 um CMOS Surface Acoustic Wave gas sensor
by: Moghavvemi, M., et al.
Published: (2011)