Design and implementation of a digital system of elementary function computation on FPGA device
The integrated Add-Table lookup-Add (iATA) is a memory efficient algorithm for computing elementary functions. In the iATA method, an elementary function is implemented in tables and the outputs of the tables are then summed to obtain the value of the function. Xilinx 7-Series FPGA is used to implem...
Main Author: | Wu, Yujie. |
---|---|
Other Authors: | Jong Ching Chuen |
Format: | Final Year Project (FYP) |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/49575 |
Similar Items
-
Implementation of digital systems on FPGA devices
by: Chen, Lan.
Published: (2008) -
Design and implementation of a digital system on FPGA
by: Sng, Yeong Kian.
Published: (2009) -
Digital system design with FPGA using verilog HDL
by: Cho, Shao Ying.
Published: (2011) -
Development of a software program for searching design parameters of an elementary function computation algorithm
by: Chua, Guo Long.
Published: (2012) -
Design and implementation of an image processing system on FPGA
by: Li, Zhichen.
Published: (2013)