Cascade divide-by-two counter design for RFIC
Rapid evolution of the communication industry has increased the demand for RF circuits with higher speed performance and lower power dissipation. In the Phase Locked Loop (PLL) circuits which are frequently adopted as frequency synthesizer, the speed of frequency divider has become the bottleneckin...
Main Author: | Zhou, Hao |
---|---|
Other Authors: | Boon Chirn Chye |
Format: | Final Year Project (FYP) |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/60455 |
Similar Items
-
An area efficient high turn ratio monolithic transformer for silicon RFIC
by: Lim, Chee Chong, et al.
Published: (2010) -
Design of voltage-controlled oscillators and frequency dividers for 60 GHZ wireless communication applications
by: Zou, Qiong
Published: (2015) -
Design and comparison of 14 GHz flip-flop-based frequency dividers in sub-micron CMOS technology
by: Leong, Zhen Hong
Published: (2023) -
Frequency divider with pulse shaper in PLL
by: Khoo, Meng Heong.
Published: (2011) -
Interactive e-learning environment for smith chart In RFIC
by: Muhammad Syafiq Salahudin
Published: (2019)