Ultra low power asynchronous-logic quasi-delay-insensitive circuit design
This thesis pertains to the investigation of low power, high robustness and yet speed-efficient digital electronics for portable/mobile/secured applications. We adopt the esoteric asynchronous-logic (async) vis-à-vis the conventional synchronous-logic (sync); more specifically, the async quasi-delay...
Main Author: | Ho, Weng Geng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Thesis |
Language: | English |
Published: |
2016
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/68838 |
Similar Items
-
Asynchronous logic quasi delay insensitive (QDI) static/dynamic/pass logic transistor-level implementation half/full buffer realization approaches for robust VLSI system
by: Tsui, Yun Kan
Published: (2014) -
Early output quasi-delay-insensitive array multipliers
by: Balasubramanian, Padmanabhan, et al.
Published: (2019) -
An ultra-low power asynchronous-logic in-situ self-adaptive VDD system for wireless sensor networks
by: Lin, Tong, et al.
Published: (2013) -
Ultra-low power CMOS circuit for IoT
by: Lau, Fong Hou
Published: (2019) -
Design of ultra low power 1-bit full adder cell for logic devices
by: Kumar, Abhishek
Published: (2019)