Setup and implementation of hierarchical scan insertion using the core wrapping technique
The rapid shrinking of the technology node from deep submicron levels to 90nm and below has allowed the complexity of the designs to increase without significantly increasing the chip size. Large designs are now posing many challenges to all design disciplines including design-for-test (DFT). For a...
Main Author: | Saurabh, Maru |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Thesis |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/76078 |
Similar Items
-
AcceleNetor: FPGA-accelerated neural network implementation for side-channel analysis
by: Wang, Di
Published: (2023) -
A thermal resilient integration of many-core microprocessors and main memory by 2.5D TSI I/Os
by: Wu, Sih-Sian, et al.
Published: (2015) -
ASIC implementation of a high speed and low power scalar product computation unit
by: Low, Jeremy Yung Shern.
Published: (2009) -
New algorithms for hardware-efficient implementation of sign detection and magnitude comparison in residue number systems
by: Sachin Kumar
Published: (2017) -
Microelectronic circuits /
by: 283998 Sedra, Adel S., et al.
Published: (2004)