Power and area efficient clock stretching and critical path reshaping for error resilience
Energy efficient semiconductor chips are in high demand to cater the needs of today’s smart products. Advanced technology nodes insert high design margins to deal with rising variations at the cost of power, area and performance. Existing run time resilience techniques are not cost effective due to...
Main Authors: | Jayakrishnan, Mini, Chang, Alan, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Journal Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/79534 http://hdl.handle.net/10220/49055 |
Similar Items
-
Power and Area Efficient Clock Stretching and Critical Path Reshaping for Error Resilience
by: Mini Jayakrishnan, et al.
Published: (2019-01-01) -
Prayerful persistence: Luke 18:1–8 through the lens of resilience
by: Annette Potgieter
Published: (2023-03-01) -
Erratum: Prayerful persistence: Luke 18:1–8 through the lens of resilience
by: Annette Potgieter
Published: (2023-06-01) -
The Upside to Feeling Worse Than Average (WTA): A Conceptual Framework to Understand When, How, and for Whom WTA Beliefs Have Long-Term Benefits
by: Ashley V. Whillans, et al.
Published: (2020-04-01) -
Better-Making Properties and the Objectivity of Value Disagreement
by: Erich H. Rast
Published: (2024-01-01)