A 1.2 V 2.4 GHz low spur CMOS PLL synthesizer with a gain boosted charge pump for a batteryless transceiver
This paper presents a low power 1.2 V, 2.4 GHz low spur, Quadrature PLL synthesizer for IEEE 802.15.4 batteryless transceiver in CMOS 0.18 μm technology. The PLL employs a 1 MHz fully programmable divider with an improved CML 2/3 prescaler, a novel bit-cell for the programmable counters and a novel...
Main Authors: | Boon, Chirn Chye, Krishna, M. Vamshi, Do, Manh Anh, Yeo, Kiat Seng, Do, Aaron V., Wong, T. S. |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference Paper |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/98803 http://hdl.handle.net/10220/12776 |
Similar Items
-
A 23.4 mW -72-dBc reference spur 40 GHz CMOS PLL featuring a spur-compensation phase detector
by: Liang, Yuan, et al.
Published: (2022) -
A weak-inversion low-power active mixer for 2.4 GHz ISM band applications
by: Boon, Chirn Chye, et al.
Published: (2010) -
A 40 GHz CMOS PLL with -75-dBc reference spur and 121.9-fs rms jitter featuring a quadrature sampling phase-frequency detector
by: Liang, Yuan, et al.
Published: (2022) -
An energy-aware CMOS receiver front end for low-power 2.4-GHz applications
by: Do, Aaron V., et al.
Published: (2011) -
Fully integrated CMOS fractional-N frequency divider for wide-band mobile applications with spurs reduction
by: Boon, Chirn Chye, et al.
Published: (2009)