FOSS Compact Model Prototyping with Verilog-A Equation-Defined Devices (VAEDD)
Equation-Defined Device models (EDD) have become very popular for behavioural modelling of semiconductor and other non-linear devices. Two feature that makes them particularly attractive are their interactive nature and easy testing during the model development process. However, they are less suited...
Main Author: | Brinson, Mike |
---|---|
Format: | Conference or Workshop Item |
Language: | English English |
Published: |
IEEE
2019
|
Subjects: | |
Online Access: | https://repository.londonmet.ac.uk/5237/1/MIXDESSlides2019.pdf https://repository.londonmet.ac.uk/5237/7/mixdes2019.pdf |
Similar Items
-
FOSS CAD for the compact Verilog-A model standardization in Open Access PDKs
by: Grabinski, Wladek, et al.
Published: (2024) -
Qucs, SPICE and Modelica equation-defined modelling techniques for the construction of compact device models based on a common model template structure
by: Brinson, Mike, et al.
Published: (2011) -
A hybrid Verilog-A and equation-defined subcircuit approach to MOS switched current analog cell modeling and simulation in the transient and large signal ac domains
by: Brinson, Mike, et al.
Published: (2010) -
Advances in compact semiconductor device modelling and circuit macromodelling with the Qucs GPL circuit simulator
by: Brinson, Mike, et al.
Published: (2009) -
Qucs: a GPL software package for circuit simulation, compact device modeling and circuit macromodeling from DC to RF and beyond
by: Brinson, Mike, et al.
Published: (2008)