Formal techniques for effective co-verification of hardware/software co-designs
Verification is indispensable for building reliable of hardware/software co-designs. However, the scope of formal methods in this domain is limited. This is attributed to the lack of unified property specification languages, the semantic gap between hardware and software components, and the lack of...
Main Authors: | Mukherjee, R, Purandare, M, Polig, R, Kroening, D |
---|---|
Format: | Conference item |
Published: |
Association for Computing Machinery
2017
|
Similar Items
-
Hardware verification using software analyzers
by: Mukherjee, R, et al.
Published: (2015) -
Formal Verification of SystemC by Automatic Hardware/Software Partitioning
by: Kroening, D, et al.
Published: (2005) -
Formal co−validation of low−level hardware/software interfaces
by: Horn, A, et al.
Published: (2013) -
Formal Co-Validation of Low-Level Hardware/Software Interfaces
by: Horn, A, et al.
Published: (2013) -
Unbounded Safety Verification for Hardware Using Software Analyzers
by: Mukherjee, R, et al.
Published: (2015)