Area Optimisation for Field−Programmable Gate Arrays in SystemC Hardware Compilation
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area when targeting FPGAs. Each can significantly improve the synthesis of a high-level language construct, thus allowing a designer to concentrate more on an algorithm description and less on hardware-spe...
Main Authors: | Ditmar, J, McKeever, S, Wilson, A |
---|---|
Formato: | Journal article |
Publicado em: |
2008
|
Registos relacionados
-
Area optimisation for field-programmable gate arrays in SystemC hardware compilation
Por: Ditmar, J, et al.
Publicado em: (2008) -
Area Optimisation for Field-Programmable Gate Arrays in SystemC Hardware Compilation
Por: Johan Ditmar, et al.
Publicado em: (2008-01-01) -
Array Synthesis in SystemC Hardware Compilation
Por: Ditmar, J, et al.
Publicado em: (2007) -
Compiling Hardware Descriptions with Relative Placement Information for Parametrised Libraries
Por: McKeever, S, et al.
Publicado em: (2002) -
Towards Provably−Correct Hardware Compilation Tools Based on Pass Separation Techniques
Por: McKeever, S, et al.
Publicado em: (2001)