HCI degradation effect on VDMOS transistor with geometric and process variations

In high power systems, the application of transistor has significantly increased and this includes the important of VDMOS type of transistor. However, reliability issues have always been addressed in high voltage and current operated applications. In order to counter this issues, various studies and...

Full description

Bibliographic Details
Main Authors: Yusof, H.H.M., Soin, N., Murti, W.B.
Format: Article
Published: Research India Publications 2015
Subjects:
_version_ 1825721278527438848
author Yusof, H.H.M.
Soin, N.
Murti, W.B.
author_facet Yusof, H.H.M.
Soin, N.
Murti, W.B.
author_sort Yusof, H.H.M.
collection UM
description In high power systems, the application of transistor has significantly increased and this includes the important of VDMOS type of transistor. However, reliability issues have always been addressed in high voltage and current operated applications. In order to counter this issues, various studies and analysis have been carried out till today. One of the well-known critical issue is known as Hot Carrier Injection (HCI). HCI happens due to high electrical field between source and drain of transistor. Therefore, several process parameters need to be understood before designing a transistor. Therefore, this paper aims to analyze HCI effect on the parameters of the transistor fabrication process which includes the geometric and process variations. In order to meet the objective, a high voltage VDMOS structure has been virtually fabricated in this work. This work results in a relationship among doping concentration, transistor material characteristics and geometrical variation.
first_indexed 2024-03-06T05:47:58Z
format Article
id um.eprints-19329
institution Universiti Malaya
last_indexed 2024-03-06T05:47:58Z
publishDate 2015
publisher Research India Publications
record_format dspace
spelling um.eprints-193292018-09-20T05:42:02Z http://eprints.um.edu.my/19329/ HCI degradation effect on VDMOS transistor with geometric and process variations Yusof, H.H.M. Soin, N. Murti, W.B. TA Engineering (General). Civil engineering (General) TK Electrical engineering. Electronics Nuclear engineering In high power systems, the application of transistor has significantly increased and this includes the important of VDMOS type of transistor. However, reliability issues have always been addressed in high voltage and current operated applications. In order to counter this issues, various studies and analysis have been carried out till today. One of the well-known critical issue is known as Hot Carrier Injection (HCI). HCI happens due to high electrical field between source and drain of transistor. Therefore, several process parameters need to be understood before designing a transistor. Therefore, this paper aims to analyze HCI effect on the parameters of the transistor fabrication process which includes the geometric and process variations. In order to meet the objective, a high voltage VDMOS structure has been virtually fabricated in this work. This work results in a relationship among doping concentration, transistor material characteristics and geometrical variation. Research India Publications 2015 Article PeerReviewed Yusof, H.H.M. and Soin, N. and Murti, W.B. (2015) HCI degradation effect on VDMOS transistor with geometric and process variations. International Journal of Applied Engineering Research, 10 (19). pp. 39880-39884. ISSN 0973-4562, https://www.ripublication.com/Volume/ijaerv10n19.htm
spellingShingle TA Engineering (General). Civil engineering (General)
TK Electrical engineering. Electronics Nuclear engineering
Yusof, H.H.M.
Soin, N.
Murti, W.B.
HCI degradation effect on VDMOS transistor with geometric and process variations
title HCI degradation effect on VDMOS transistor with geometric and process variations
title_full HCI degradation effect on VDMOS transistor with geometric and process variations
title_fullStr HCI degradation effect on VDMOS transistor with geometric and process variations
title_full_unstemmed HCI degradation effect on VDMOS transistor with geometric and process variations
title_short HCI degradation effect on VDMOS transistor with geometric and process variations
title_sort hci degradation effect on vdmos transistor with geometric and process variations
topic TA Engineering (General). Civil engineering (General)
TK Electrical engineering. Electronics Nuclear engineering
work_keys_str_mv AT yusofhhm hcidegradationeffectonvdmostransistorwithgeometricandprocessvariations
AT soinn hcidegradationeffectonvdmostransistorwithgeometricandprocessvariations
AT murtiwb hcidegradationeffectonvdmostransistorwithgeometricandprocessvariations