Design of low power high speed digital vedic multiplier using 13T hybrid full adder
The increment of demand for battery operated portable devices has laid emphasis on the development of low power multiplier and high performance systems. Multiplier is omnipresent in most common circuits; and adders act as the main block for the multiplier to operate. Performance of full adder had di...
Main Author: | Lee, Shing Jie |
---|---|
Format: | Thesis |
Language: | English English English |
Published: |
2018
|
Subjects: | |
Online Access: | http://eprints.uthm.edu.my/428/1/24p%20LEE%20SHING%20JEE.pdf http://eprints.uthm.edu.my/428/2/LEE%20SHING%20JIE%20COPYRIGHT%20DECLARATION.pdf http://eprints.uthm.edu.my/428/3/LEE%20SHING%20JIE%20WATERMARK.pdf |
Similar Items
-
A 2x2 bit multiplier using hybrid 13t full adder with vedic mathematics method
by: Lee, Shing Jie, et al.
Published: (2018) -
A 2x2 bit multiplier using hybrid 13 t full adder with vedic mathematics method
by: Lee, Shing Jie, et al.
Published: (2018) -
The MFIBVP real-time multiplier
by: Kerlooza, Yusrila Y., et al.
Published: (2011) -
An ultra-low power QCA based vedic multiplier for digital radar application
by: Rajender Daggula, et al.
Published: (2024-09-01) -
Comparative analysis of Vedic multiplier using Vedic sutras with existing multipliers in biomedical application
by: R. Karthi Kumar, et al.
Published: (2024-12-01)