Scaling and numerical simulation analysis of 50nm MOSFET incorporating dielectric pocket (DP-MOSFET)
Characterization of a metal-oxide-semiconductor field effect transistor (MOSFET) incorporating dielectric pocket (DP) for suppression of short-channel effect (SCE) was demonstrated by using numerical simulation. The DP was incorporated between the channel and source/drain of planar MOSFET and was sc...
Main Authors: | Ismail, Razali, M. N., Zul Atfyi Fauzan, Saad, Ismail |
---|---|
Format: | Conference or Workshop Item |
Published: |
2007
|
Subjects: |
Similar Items
-
Scaling and numerical simulation analysis of 50 nm MOSFET incorporating dielectric pocket (DP-MOSFET)
by: M. N., Zul Atfyi Fauzan, et al.
Published: (2008) -
Characterization of 50 nm MOSFET with dielectric pocket
by: Fauzan, Zul Atfyi, et al.
Published: (2007) -
Numerical simulation characterization of 50nm MOSFET incorporating dielectric poket (DP - MOSFET) /
by: Zul Atfyi Fauzan Mohammed Napiah, 1983-, author, et al.
Published: (2007) -
Scaling and numerical simulation analysis of 50nn MOSFET incorporating dielectric pocket (DP - MOSFET) /
by: Razali Ismail, 1960-, author, et al.
Published: (2007) -
Process and characterization of MOSFET incorporating dielectric pocket (DP-MOSFET) using TCAD tools /
by: Razali Ismail, 1960-, author, et al.
Published: (2007)