A two-step binary particle swarm optimization approach for routing in VLSI with iterative RLC delay model
Manipulation of wire sizing, buffer sizing, and buffer insertion are a few techniques that can be used to improve time delay in very large scale integration (VLSI) circuit routing. This paper enhances an existing approach, which is based on Particle Swarm Optimization (PSO) for solving routing probl...
Main Authors: | Md. Yusof, Zulkifli, Tan, Zhe Hong, Zainal Abidin, Amar Faiz, Abdul Salam, Mohammad Nazry, Adam, Asrul, Ahmed Mukred, Jameel Abdulla, Khalil, Kamal, Shaikh-Husin, N., Ibrahim, Zuwairie |
---|---|
Format: | Conference or Workshop Item |
Published: |
2011
|
Subjects: |
Similar Items
-
A two step binary particle swarm optimization approach for routing in VLSI
by: Ibrahim, Zuwairie, et al.
Published: (2011) -
A binary particle swarm optimization approach for buffer insertion in VLSI routing
by: Md. Yusof, Zulkifli, et al.
Published: (2011) -
A two-step binary particle swarm optimization approach for routing in VLSI
by: Md. Yusof, Zulkifli, et al.
Published: (2012) -
Iterative RLC models for interconnect delay optimization in VLSI routing algorithms
by: Md. Yusof , Zulkifli, et al.
Published: (2008) -
Iterative RLC models for interconnect delay optimization in VLSI ruting algorithms /
by: Zulkifli Md. Yusof, author, et al.
Published: (2008)